# Synchronous FIFO

## 1. Verification Plan:

- Create interface with 3 port modes (TB, DUT, MONITOR).
- Adjust the design to take an interface and change the file extension to sv and add the assertions.
- Create package named shared\_pkg.
- Create 3 classes (FIFO\_transaction, FIFO\_scoreboard, FIFO\_coverage) with their internal requirements every file have only one class.

## 2. verification requirement document

| Label  | Description                     | Stimulus Generation                                                                                                                                                                                                                              | Functional Coverage           | Functionality Check                                                                                                                      |
|--------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_1 | assert the reset                | N/A                                                                                                                                                                                                                                              | Automatic genration of a bits | Data Output Checked against refrence model made in Scoreboard Package - Others Signals are checked with assertioms inside the dut module |
| FIFO_2 | Randomizations with Constriants | Assert reset less often     Constraint the write enable     to be high with distribution of     the value     and to be low with 30     S.Constraint the read enable     to be high with distribution of     the value     and to be low with 70 | Sampling the cover points.    | Data Output Checked against refrence model made in Scoreboard Package - Others Signals are checked with assertioms inside the dut module |

## Design Code:

```
// Author: Kareem Waseem
   // Description: FIFO Design
   module FIFO(FIFO_intf.dut intf);
   localparam FIFO_WIDTH = intf.FIFO_WIDTH;
  localparam FIFO_DEPTH = intf.FIFO_DEPTH;
  logic [FIFO_WIDTH-1:0] data_in;
  logic clk, rst_n, wr_en, rd_en;
   logic [FIFO_WIDTH-1:0] data_out;
  logic wr_ack, overflow;
  logic full, empty, almostfull, almostempty, underflow;
25
26 🖁
      //!assign inputs to interface!
      assign data_in=intf.data_in;
27
28
      assign clk=intf.clk;
29
      assign rst_n=intf.rst_n;
30
      assign wr_en=intf.wr_en;
      assign rd_en=intf.rd_en;
31
32 🖁
33 🖁
34
      assign intf.data_out=data_out;
35
      assign intf.wr_ack=wr_ack;
36
      assign intf.overflow=overflow;
37
      assign intf.full=full;
38
      assign intf.empty=empty;
      assign intf.almostfull=almostfull;
39
40
      assign intf.almostempty=almostempty;
      assign intf.underflow=underflow;
41
42
43
      localparam max_fifo_addr = $clog2(FIFO_DEPTH);
44
45
      reg [FIFO WIDTH-1:0] mem [FIFO DEPTH-1:0];
46
47
      reg [max_fifo_addr-1:0] wr_ptr, rd_ptr;
      reg [max_fifo_addr:0] count;
48
```

There is two bugs here (I comment them)!

```
always @(posedge clk or negedge rst_n) begin
       if (!rst_n) begin
            wr_ptr <= 0;
       end
       else if (wr_en && count < FIFO_DEPTH) begin
            mem[wr_ptr] <= data_in;</pre>
            //wr_ack <= 1; //? error here</pre>
            wr_ptr <= wr_ptr + 1;
       end
       //? error here
       /*else begin
            wr_ack <= 0;
            if (full & wr en)
                 overflow <= 1;
            else
                 overflow <= 0;
       end
   end
     always @(posedge clk or negedge rst_n) begin
70
71
         if (!rst_n) begin
72
             rd_ptr <= 0;
73
74
         else if (rd_en && count != 0) begin
             data_out <= mem[rd_ptr];</pre>
75
             rd_ptr <= rd_ptr + 1;
76
     end
78
79
     always @(posedge clk or negedge rst_n) begin
80
         if (!rst_n) begin
81
             count <= 0;
         else begin
84
             if (({wr_en, rd_en} == 2'b10) && !full)
                 count <= count + 1;
86
             else if ( ({wr_en, rd_en} == 2'b01) && !empty)
87
88
                 count <= count - 1;</pre>
         end
     end
```

One bug here and I correct all the bugs!

```
assign full = (count == FIFO_DEPTH)? 1 : 0;
assign empty = (count == 0)? 1 : 0;
assign underflow = (empty && rd_en)? 1 : 0;
//assign almostfull = (count == FIFO_DEPTH-2)? 1 : 0; //? error here must be FIFO_DEPTH-1 not -2.
assign almostempty = (count == 1)? 1 : 0;

//! I correct them to work
assign wr_ack=((count!=FIFO_DEPTH) && wr_en)?1:0;
assign overflow=(full && wr_en)?1:0;
assign almostfull = (count == FIFO_DEPTH-1)? 1 : 0;
```

#### Assertions:

```
ifdef SIM
  property read_count;
      @(posedge clk) disable iff(!rst_n) (rd_en&&!wr_en&&count!=0) |=>($past(count)-1'b1==count);
  endproperty
  property write_count;
     @(posedge clk) disable iff(!rst_n) (!rd_en&&wr_en&&count!=FIFO_DEPTH) |=>($past(count)+1'b1==count)
  property read_write_count;
     @(posedge clk) disable iff(!rst_n) (rd_en&&wr_en&&count!=0&&count!=FIFO_DEPTH) |=>($past(count)==count);
  endproperty
  property read_ptr;
     @(posedge clk) disable iff(!rst_n) (rd_en&&count!=0) |=>($past(rd_ptr)+1'b1==rd_ptr);
  endproperty
  property write_ptr;
     @(posedge clk) disable iff(!rst_n) (wr_en&&count!=FIFO_DEPTH) |=>($past(wr_ptr)+1'b1==wr_ptr);
  endproperty
   //assertions
   rd_count_assert:assert property (read_count);
   wr_count_assert:assert property (write_count);
   rd_wr_count_assert:assert property (read_write_count);
   rd_ptr_assert:assert property (read_ptr);
   wr_ptr_assert:assert property (write_ptr);
   //cover assertions
   rd_count_cover:cover property (read_count);
   wr_count_cover:cover property (write_count);
   rd_wr_count_cover:cover property (read_write_count);
   rd_ptr_cover:cover property (read_ptr);
   wr_ptr_cover:cover property (write_ptr);
```

```
always_comb begin
       if(!rst n)begin
       rst count assert:assert final (count==0);
       rst rd ptr assert:assert final (rd ptr==0);
       rst wr ptr assert:assert final (wr ptr==0);
       if(count==0)begin
           empty_assert:assert final(empty==1);
       if(count==0 && rd en)begin
           underflow assert:assert final(underflow==1);
       end
       if (count==1) begin
           almostempty assert:assert final(almostempty==1);
       if (count==FIFO DEPTH-1) begin
           almostfull assert:assert final(almostfull==1);
       if(count==FIF0 DEPTH)begin
           full assert:assert final(full==1);
       if(count==FIFO DEPTH && wr en)begin
           overflow_assert:assert final(overflow==1);
       if(count!=FIFO_DEPTH && wr_en)begin
           wr_ack_assert:assert final(wr_ack==1);
   end
endif
endmodule
```

### TOP Code:

```
module top();
1
2
3
      bit clk;
4
5
6
       initial begin
        clk= 0 ;
        forever #1 clk = ~clk;
8
       end
9
0
      FIFO_intf intf (clk);
      FIFO dut (intf);
      monitor mon (intf);
2
3
4
5
      test tb (intf);
    endmodule
6
```

#### Testbench Code:

```
import shared_pkg ::*;
1
2
     import FIFO_transaction_pkg::*;
     module test (FIFO_intf.tb intf);
5
        FIFO_transaction trans;
6
        initial begin
8
           trans = new();
9
10 🎚
           assert_reset;
11
12
           repeat(10000) begin
13
              assert(trans.randomize());
14
              intf.data in=trans.data in;
15
              intf.wr_en=trans.wr_en;
16
              intf.rd en=trans.rd en;
17
              intf.rst_n=trans.rst_n;
18
              @(negedge intf.clk);
19
           end
20
           test_finished = 1;
21
        end
22
23
        task assert reset ;
24
           intf.rst_n = 0;
25
           @(negedge intf.clk);
26
           intf.rst n= 1;
27
        endtask
28
     endmodule
29
```

#### Monitor Code:

```
import FIFO transaction pkg::*;
import FIFO_scoreboard_pkg::*;
import cover_pkg::*;
import shared_pkg::*;
module monitor(FIFO_intf.monitor dut_if);
    FIFO_transaction f_txn;
    FIFO_scoreboard f_scoreboard = new();
    FIFO coverage f coverage = new();
    initial begin
        f_txn = new();
        forever begin
           f_txn.data_in = dut_if.data_in;
           f_txn.wr_en = dut_if.wr_en;
           f txn.rd en = dut if.rd en;
            f_txn.rst_n = dut_if.rst_n;
            @(negedge dut_if.clk);
            f txn.data out = dut if.data out;
           f txn.full = dut if.full;
           f_txn.almostfull = dut_if.almostfull;
           f txn.empty = dut if.empty;
           f_txn.almostempty = dut_if.almostempty;
            f_txn.overflow = dut_if.overflow;
            f txn.underflow = dut if.underflow;
            f txn.wr ack = dut if.wr ack;
            @(posedge dut_if.clk);
```

```
fork
    begin
    f_coverage.sample_data(f_txn);
    end

    begin
    f_scoreboard.check_data(f_txn);
    end
    join

if (shared_pkg::test_finished) begin
    $display("Test finished. Correct: %0d, Errors: %0d", correct_count, error_count);
    $stop;
    end
end
end
end
end
```

#### FIFO interface Code:

```
interface FIFO_intf(input bit clk);
     parameter FIFO_WIDTH = 16;
     parameter FIFO_DEPTH = 8;
    logic [FIFO_WIDTH-1:0] data_in;
     logic rst_n, wr_en, rd_en;
     logic [FIFO_WIDTH-1:0] data_out;
9 |
    logic wr_ack, overflow, full, empty, almostfull, almostempty, underflow;
11
    // DUT Modport
12
     modport dut (
13
         input data_in,clk, rst_n, wr_en, rd_en,
         output data_out,wr_ack, overflow,full, empty, almostfull, almostempty, underflow
16
17
     modport tb (
         input data_out,wr_ack, overflow,full, empty, almostfull, almostempty, underflow,clk,
20
         output data_in,rst_n, wr_en, rd_en
23
    //Monitor Modport
     modport monitor (
25
         input data_in,clk, rst_n, wr_en, rd_en,
         data_out,wr_ack, overflow,full, empty, almostfull, almostempty, underflow
     endinterface
```

Coverage Package:

```
package cover_pkg;
    import FIFO transaction pkg::*;
    class FIFO_coverage;
        FIFO_transaction F_cvg_txn;
        covergroup cg;
           wr_en_point:coverpoint F_cvg_txn.wr_en;
            rd en point:coverpoint F cvg txn.rd en;
            wr_ack_point:coverpoint F_cvg_txn.wr_ack;
            overflow point:coverpoint F cvg txn.overflow;
            full point:coverpoint F cvg txn.full;
            empty_point:coverpoint F_cvg_txn.empty;
            almostfull point:coverpoint F cvg txn.almostfull;
            almostempty point:coverpoint F_cvg_txn.almostempty;
            underflow point:coverpoint F cvg txn.underflow;
            wr_ack_point_cross:cross wr_en_point,rd_en_point,wr_ack_point;
            overflow point cross:cross wr en point,rd en point,overflow point;
            full_point_cross:cross wr_en_point,rd_en_point,full_point;
            empty_point_cross:cross wr_en_point,rd_en_point,empty_point;
            almostfull point cross:cross wr en point,rd en point,almostfull point;
            almostempty_point_cross:cross wr_en_point,rd_en_point,almostempty_point;
            underflow_point_cross:cross wr_en_point,rd_en_point,underflow_point;
        endgroup
        function new;
            cg=new();
            cg.start();//? TODO
        endfunction
        function void sample_data(FIFO_transaction F_txn);
            F cvg txn=F txn;
            cg.sample();//? TODO
        endfunction
    endclass
```

## Scoreboard Package:

```
package FIFO_scoreboard_pkg;
   import FIFO_transaction_pkg::*;
   import shared_pkg::*;
   class FIFO scoreboard #(FIFO WIDTH=16,FIFO DEPTH=8);
      localparam max_fifo_addr=$clog2(FIFO_DEPTH);
      bit [FIFO_WIDTH-1:0] data_out_ref;
      bit full_ref, empty_ref, almost_full_ref, almost_empty_ref, overflow_ref, underflow_ref;
      bit [FIFO WIDTH]fifo mem[FIFO DEPTH];
      bit [max_fifo_addr]read_ptr = 0;
      bit [max_fifo_addr] write_ptr = 0;
      bit [max_fifo_addr+1] count;
      function void reference model(FIFO transaction trans);
      if (!trans.rst n) begin
         read_ptr = 0;
         write_ptr = 0;
         count = 0;
      else begin
              if (trans.rd en && count!=0) begin
                  data out ref = fifo mem[read ptr];
                   read ptr++;
              end
              if (trans.wr_en && count != FIFO_DEPTH) begin
                   fifo mem[write ptr] = trans.data in;
                  write ptr++;
              end
              if(trans.wr en && !trans.rd en && count != FIFO DEPTH)begin
                   count++;
              if(!trans.wr en && trans.rd en && count != 0) begin
                  count--:
              end
         endfunction
         function void check_data(FIFO_transaction trans);
              reference_model(trans);
              if (trans.data out != data out ref) begin
                   $display("Error");
                   shared_pkg::error_count++;
                  $display("Correct data.");
                   shared pkg::correct count++;
         endfunction
    endclass
endpackage
```

## **Transactions Package:**

```
package FIFO transaction pkg;
    parameter FIFO_WIDTH = 16;
    parameter FIFO DEPTH = 8;
    int WR_EN_ON_DIST=70 ;
    int RD_EN_ON_DIST=30 ;
    class FIFO transaction;
        rand bit [FIFO_WIDTH-1:0] data_in;
        rand bit rst_n, wr_en, rd_en;
       bit clk;
       bit [FIFO_WIDTH-1:0] data_out;
        bit wr ack, overflow, full, empty, almostfull, almostempty, underflow;
           constraint rst_con {
           rst_n dist {0:=2 , 1:=98 } ;
           constraint wr en con {
           wr_en dist {1:=WR_EN_ON_DIST , 0:=100-WR_EN_ON_DIST } ;
            constraint rd en con {
            rd_en dist {1:=RD_EN_ON_DIST , 0:=100-RD_EN_ON_DIST } ;
    endclass
endpackage
```

## Shared Package:

```
package shared_pkg;

int error_count = 0;

int correct_count = 0;

bit test_finished;

endpackage
```

#### Do File:

```
vlog -f src_files.list -mfcu +define+SIM +cover
vsim -voptargs=+acc work.top -cover
add wave *
coverage save fifocoveragereport.ucdb -onexit -du work.top
run -all
coverage report -detail -cvg -directive -comments -output fcover_report.txt /cover_pkg/FIFO_coverage/cg
quit -sim
vcover report fifocoveragereport.ucdb -details -annotate -all -output fifocoveragereport.txt

packages/shared_pkg.sv

packages/FIFO_transaction.sv

packages/FIFO_transaction.sv

packages/FIFO_scoreboard_pkg.sv

modules/*
```

## QuestaSim Snippets:

```
# Test finished. Correct: 10001, Errors: 0
# Correct data.
```

## Cover Report:

| ==== Instance: /\top /dut<br>=== Design Unit: work.FIFO |          |                |                    |      |                                     |  |  |  |  |
|---------------------------------------------------------|----------|----------------|--------------------|------|-------------------------------------|--|--|--|--|
| Assertion Coverage:                                     |          |                |                    |      |                                     |  |  |  |  |
| Assertions                                              |          | 15             |                    | 15   | 0 100.00%                           |  |  |  |  |
| Name File(                                              | Line)    |                | 1 1                |      | Failure Pass<br>Count Count         |  |  |  |  |
| Directive Coverage:<br>Directives                       | 5        |                | 5                  | Ø    | 100.00%                             |  |  |  |  |
| DIRECTIVE COVERAGE:                                     |          |                |                    |      |                                     |  |  |  |  |
| Name                                                    |          | Design<br>Unit | Design<br>UnitType |      | g File(Line) Hits Status            |  |  |  |  |
| /\top /dut/rd_count_cover                               |          | FIFO           | Verilog            | SVA  | modules/FIFO.sv(135)<br>812 Covered |  |  |  |  |
| /\top /dut/wr_count_cover                               |          | FIFO           | Verilog            | SVA  | modules/FIFO.sv(136) 2009 Covered   |  |  |  |  |
| /\top /dut/rd_wr_count_cover                            |          | FIFO           | Verilog            | SVA  | modules/FIFO.sv(137)                |  |  |  |  |
| /\top /dut/rd_ptr_cover                                 |          | FIFO           | Verilog            | SVA  | 802 Covered modules/FIFO.sv(138)    |  |  |  |  |
| /\top /dut/wr_ptr_cover                                 |          | FIFO           | Verilog            | SVA  | 2790 Covered modules/FIFO.sv(139)   |  |  |  |  |
| Statement Coverage:                                     |          |                |                    |      |                                     |  |  |  |  |
| Enabled Coverage                                        | Bins<br> | Hit            |                    |      | Coverage<br>                        |  |  |  |  |
| Statements                                              | 23       |                |                    |      | 100.00%                             |  |  |  |  |
| ======================================                  |          |                |                    |      |                                     |  |  |  |  |
| Toggle Coverage:                                        |          |                |                    |      |                                     |  |  |  |  |
| Enabled Coverage                                        |          | Bins           | 5 Н                | lits | Misses Coverage                     |  |  |  |  |
| Toggles                                                 |          | 106            | 5                  | 106  | 0 100.00%                           |  |  |  |  |
|                                                         |          | Toggle         | . Dotail           |      |                                     |  |  |  |  |

Cover Group: it's not 100 because we can't write when full is high and we can't read when empty is high and scenarios like these.

```
Coverage Report by instance with details

=== Instance: /cover_pkg
=== Design Unit: work.cover_pkg
=== Covergroup Coverage:

Covergroups 1 na na 94.53%

Coverpoints/Crosses 16 na na na

Covergroup Bins 74 67 7 90.54%

Covergroup

Metric Goal Bins Status
```